UniBoard achievements in Q1 + Q2

With all its manpower in place from the very beginning of the project, ASTRON has made excellent progress, and at the end of Q2 the schematic design of the board is ready to be reviewed. JIVE has mobilized several of its staffmembers to narrow down the hardware requirements for a next generation EVN correlator (by far the most demanding application of the project). With the hiring of a full-time digital engineer during Q2 the VHDL design effort at JIVE is also taking shape. INAF and BORD have made good progress with the digital receiver design, as has UORL with RFI mitigation work for the pulsar binning machine. Due to a heavy workload at Manchester, the UMAN group has not been able to start the actual work, although they have participated in meetings and discussions. This situation is about to improve, and a UMAN-UORL meeting is planned. KASI finally will only get involved during the hardware test phase, and may second an engineer for an extended period to assist the ASTRON engineers.

After careful discussions, both with vendors and partners, a choice was made for Altera FPGAs (in Q2). This choice was made both on the grounds of availability (the only competitor, Xilinx, would not be able to deliver a comparable product on the right timescale), cost and architecture. Even so, the total price of the boards will exceed the hardware budget, so all partners have agreed to pay an additional subsidy to the project, before delivery. An MOU to this effect is being drafted now (end of Q2).

Working documents:

General activities in Q1:

Activities by institute in Q1:

ASTRON:

BORD:

INAF

JIVE:

UMAN:

UORL:

KASI:

Problems / Issues

Red flags - major problems

Forward Look (Q2-Q3)

ASTRON:

BORD:

INAF:

JIVE:

UMAN:

UORL:

Expected milestones/ deliverables

Expenditures - equipment, material and services

Person months spent/to be spent until next EC Report (charged to EC)

Q1/Q2+Q3

Number of Persons working in JRA